首页> 外文会议>International Power Electronics and Motion Control Conference >Optimized Design of a Delay line based Analog to Digital Converter for Digital Power Management Applications
【24h】

Optimized Design of a Delay line based Analog to Digital Converter for Digital Power Management Applications

机译:基于延迟线的数字电源管理应用的模拟变换器的优化设计

获取原文

摘要

The proliferation of mobile electronic equipment is driving the need for aggressive real-time power management techniques, beyond the incremental efficiency improvements in DC-DC switching converters. In dynamic voltage scaling (DVS) power managament technique, performance, i.e. the operating clock frequency is adjusted with the time-varying workload and the supply voltage is scaled down dynamically with the clock frequency to meet the specific performance requirements. A new class of Analog-to-Digital Converter (ADC) architecture is a challenging requirement in DVS power management implementation. This paper presents an optimized hardware design of a delay line based ADC to meet the requirements of DVS power management, under direct performance control over a wide range of clock frequency. A novel formulation of digital error value based on target clock frequency and the corresponding regulated output voltage is presented with optimum hardware. Support for process, voltage, temperature (PVT) variations is incorporated in the design framework.
机译:的移动电子设备的增殖被驱动为侵略性实时功率管理技术的需要,超出DC-DC开关转换器增量效率的改进。在动态电压缩放(DVS)功率managament技术,性能,即操作时钟频率被调整以随时间变化的工作负荷和电源电压与时钟频率以满足特定的性能要求动态地按比例缩小。一类新的模拟数字转换器(ADC)架构是在DVS电源管理实现一个具有挑战性的要求。本文提出了一种延迟线基于ADC的优化的硬件设计,以满足在宽范围的时钟频率的DVS功率管理的要求,在直接能力控制。基于目标的时钟频率的数字误差值的新制剂和相应的调节的输出电压呈现最佳的硬件。对工艺,电压,温度(PVT)变化的支持,在设计框架并入。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号