首页> 外文会议>Design Automation Conference >Low Latency Router Supporting Adaptivity for On-Chip Interconnects
【24h】

Low Latency Router Supporting Adaptivity for On-Chip Interconnects

机译:低延迟路由器支持片上互连的适配性

获取原文

摘要

The increased deployment of System-on-Chip designs has drawn attention to the limitations of on-chip interconnects. As a potential solution to these limitations, Networks-on -Chip (NoC) have been proposed. The NoC routing algorithm significantly influences the performance and energy consumption of the chip. We propose a router architecture which utilizes adaptive routing while maintaining low latency. The two-stage pipelined architecture uses look ahead routing, speculative allocation, and optimal output path selection concurrently. The routing algorithm benefits from congestion-aware flow control, making better routing decisions. We simulate and evaluate the proposed architecture in terms of network latency and energy consumption. Our results indicate that the architecture is effective in balancing the performance and energy of NoC designs.
机译:系统片上设计的增加的部署已经引起了芯片上互连的局限性。作为对这些限制的潜在解决方案,已经提出了关于芯片(NOC)的网络。 NoC路由算法显着影响芯片的性能和能耗。我们提出了一种路由器架构,该架构利用自适应路由,同时保持低延迟。两级流水线架构使用展望路由,推测分配和同时最佳输出路径选择。路由算法源于拥塞感知流量控制,从而提高路由决策。我们在网络延迟和能量消耗方面模拟和评估所提出的架构。我们的结果表明,该架构有效地平衡了NOC设计的性能和能源。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号