首页> 外文会议>International Workshop on Field-Programmable Logic and Applications >Using Design-Level Scan to Improve FPGA Design Observability and Controllability for Functional Verification
【24h】

Using Design-Level Scan to Improve FPGA Design Observability and Controllability for Functional Verification

机译:使用设计级别扫描来提高FPGA设计可观察性和功能验证的可控性

获取原文

摘要

This paper describes a structured technique for providing full observability and controllability for functionally debugging FPGA designs in hardware, capabilities which are currently not available otherwise. Similar in concept to flip-flop scan chains for VLSI, our design-level scan technique includes all FPGA flip-flops and RAMs in a serial scan chain using FPGA logic rather than transistor logic. This paper describes the general procedure for modifying designs with design-level scan chains and provides the results of adding scan to several designs, both large and small. We observed an average FPGA resource overhead of 84% for full scan and only 60% when we augmented existing FPGA capabilities with scan to provide complete observability and controllability in hardware.
机译:本文介绍了一种用于提供功能调试FPGA设计的完全可观察性和可控性的结构化技术,该功能在硬件中的设计,该功能目前不可用。类似于VLSI的概念到触发器扫描链,我们的设计级扫描技术包括使用FPGA逻辑而不是晶体管逻辑的串行扫描链中的所有FPGA触发器和RAM。本文介绍了使用设计级别扫描链修改设计的一般程序,并提供向多个设计中添加扫描的结果,大小。我们观察到全扫描的平均FPGA资源开销84%,当我们使用扫描增强现有的FPGA功能时,只有60%,以提供完全可观察性和硬件的可控性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号