首页> 外文期刊>Journal of Computer and Communications >Design and Verification of SDRAM Controller Based on FPGA
【24h】

Design and Verification of SDRAM Controller Based on FPGA

机译:基于FPGA的SDRAM控制器的设计与验证

获取原文
           

摘要

SDRAM (Synchronous DRAM) has become the memory standard in many digital system designs, because of low price and high read/write speed. In this paper, Based on the analysis of the working principle and characteristics of SDRAM, an SDRAM controller design method is proposed based on field programmable logic gate array FPGA. In order to reduce resource consumption and increase the read and write speed of SDRAM, the performance control of SDRAM is further optimized. We designed SDRAM controller by using Verilog HDL and Altera Quartus II 14.1 software, and simulated about this design with Model Sim-Altera 10.3c software. Then we verified this design by using Cyclone V 5CSEMA5F31C6 FPGA in DE1-SoC development board. The verification results show that the SDRAM is initialized successfully, the input and output data are completely consistent, and it has stable refresh and read and write functions. The SDRAM controller design meets the requirements.
机译:SDRAM(同步DRAM)已成为许多数字系统设计中的内存标准,因为价格低廉,读/写速度高。本文基于SDRAM的工作原理和特性的分析,基于现场可编程逻辑门阵列FPGA提出了SDRAM控制器设计方法。为了降低资源消耗并提高SDRAM的读写速度,还进一步优化了SDRAM的性能控制。我们通过使用Verilog HDL和Altera Quartus II 14.1软件设计了SDRAM控制器,并模拟了使用Model Sim-Altera 10.3C软件的设计。然后我们通过使用Cyclone V 5CSEMA5F31C6 FPGA在DE1-SoC开发板中验证了此设计。验证结果表明,SDRAM已成功初始化,输入和输出数据完全一致,它具有稳定的刷新和读写功能。 SDRAM控制器设计符合要求。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号