首页> 外文会议>International Conference on VLSI Design >Design-for-Testability for Synchronous Sequential Circuits that Maintains Functional Switching Activity
【24h】

Design-for-Testability for Synchronous Sequential Circuits that Maintains Functional Switching Activity

机译:用于同步顺序电路的可测试性,维护功能切换活动

获取原文
获取外文期刊封面目录资料

摘要

Design-for-testability (DFT) approaches that allow a synchronous sequential circuit to enter states that it cannot enter during functional operation improve the fault coverage achievable for the circuit. However, non-functional operation during test application may result in switching activity that is significantly higher than under functional operation. This may lead to unnecessary yield loss due to supply voltage droops that slow the circuit but will not occur during functional operation. To address this issue we describe a DFT approach and a test generation procedure that improve the fault coverage by slowing down the state transitions of certain state variables relative to others. Unlike approaches that are based on holding values of state variables stable for unlimited numbers of clock cycles, the proposed approach resumes functional operation every limited number of clock cycles. This is shown to result in maximum switching activity that is in most cases lower than that obtained under the application of a functional test sequence, and never needs to exceed it.
机译:用于测试性的设计(DFT)方法,允许同步顺序电路进入状态,即在功能操作期间无法进入的状态改善了电路可实现的故障覆盖范围。然而,测试应用期间的非功能性操作可能导致切换活动显着高于功能操作。这可能导致由于电源电压粗摩擦而导致不必要的屈服损失,但在功能操作期间不会发生。要解决此问题,我们描述了一种DFT方法和测试生成过程,通过减慢相对于其他状态变量的状态转换来提高故障覆盖。与基于用于无限数量的时钟周期的状态变量的保持值的方法不同,所提出的方法每种有限的时钟周期恢复功能操作。这被证明导致大多数情况下的最大切换活动比在函数测试序列的应用下,而不是需要超过它。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号