首页> 外文会议>European Test Conference >A deductive method for simulating transistor stuck-open faults in CMOS circuits
【24h】

A deductive method for simulating transistor stuck-open faults in CMOS circuits

机译:模拟CMOS电路中晶体管卡住故障的演绎方法

获取原文

摘要

This paper presents a deductive method for simulating transistor stuck-open faults in CMOS circuits. A distinctive feature of the method is that it deduces all the detected transistor stuck-open faults by a robust test pattern using only one run of fault-free circuit simulation. No explicit simulation of faulty circuits is needed. The behavior of a good or faulty circuit is distinguished by whether or not a signal transition event applied to a primary input of the circuit can be properly propagated to one of the primary outputs. Experimental results are given for a number of benchmark circuits. It is shown that the simulator is capable of handling fairly large CMOS combinational circuits under robust test patterns.
机译:本文介绍了一种用于在CMOS电路中模拟晶体管卡住的故障的演绎方法。该方法的一个独特特征是它通过仅使用无故障电路仿真,通过鲁棒的测试模式推断所有检测到的晶体管陷入困境。不需要明确模拟故障电路。良好或故障电路的行为通过应用于电路的主输入的信号转换事件可以适当地传播到主要输出之一。对许多基准电路给出了实验结果。结果表明,模拟器能够在鲁棒的测试模式下处理相当大的CMOS组合电路。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号