首页> 外文会议>Electronic Components and Technology Conference >Study of Fundamental Limit and Packaging Technology Solutions for 40-Gbps Transceiver Package Design
【24h】

Study of Fundamental Limit and Packaging Technology Solutions for 40-Gbps Transceiver Package Design

机译:40 Gbps收发器包装设计的基本限制和包装技术解决方案研究

获取原文

摘要

This paper discusses the fundamental constraints of current packaging technology and how they affect the performance of multichannel 10-Gbps FPGAs. FPGA packages act as interconnects between dies and system boards. While IC chips take advantage of Moore's law for dimension and cost reduction, system boards traditionally have not. From design optimization practice, we conclude that the inherent dimension mismatch among layout features that link the die to boards hampers the upper limit of bandwidth. To overcome these constraints, we propose advanced technologies such as coreless, fine-pitch packages and demonstrate extended 40-GHz bandwidth, making performance comparable to state-of-the-art microwave devices.
机译:本文讨论了当前包装技术的根本限制以及如何影响多通道10-Gbps FPGA的性能。 FPGA封装充当DIES和系统板之间的互连。虽然IC芯片利用摩尔定律的维度和成本减少,但传统上没有系统板。从设计优化实践中,我们得出得出结论,将芯片连接到板的布局特征中的固有维度不匹配妨碍了带宽的上限。为了克服这些约束,我们提出了先进的技术,如无芯,细距包,并展示扩展的40-GHz带宽,使性能与最先进的微波器件相媲美。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号