首页> 外文会议>Midwest Symposium on Circuits and Systems >A combined oscillation, power supply current and I/sub DDQ/ testing methodology for fault detection in floating gate input CMOS operational amplifier
【24h】

A combined oscillation, power supply current and I/sub DDQ/ testing methodology for fault detection in floating gate input CMOS operational amplifier

机译:浮栅输入CMOS运算放大器的故障检测的组合振荡,电源电流和I / SUB DDQ /测试方法

获取原文

摘要

A technique integrating the oscillation, power supply current and I/sub DDQ/ based testing of circuit under test (CUT) is presented. A CMOS operational amplifier with floating gate input transistors, designed for operation at /spl plusmn/2.5 V in 1.5 /spl mu/m n-well CMOS process, is used as the CUT. The faults simulating possible short and open manufacturing defects are introduced using the fault injection transistors. The change in oscillation frequency, power supply current and quiescent current is observed for fault detection. Two op-amps have been designed, one with twenty two short faults and the other with a combination of five open and seven short faults. Twenty two short faults and twelve combined open and short faults (except two short faults) have been detected by the combined testing methodology.
机译:呈现了一种技术集成的振荡,电源电流和基于电路的电路测试(切割)的测试。使用浮栅输入晶体管的CMOS运算放大器,设计用于在1.5 / SPL MU / M N-Well CMOS工艺中AT / SPL PLUSMN / 2.5 V的操作,用作切割。使用故障注入晶体管引入模拟可能的短路和开放制造缺陷的故障。振荡频率,电源电流和静态电流的变化被观察到故障检测。已经设计了两种OP-AMPS,其中一个有二十两条短断层,另一个具有五个开放和七个短断层的组合。通过组合的测试方法检测到二十两次短断层和12个结合的开放和短路(除两个短断层外)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号