首页> 外文会议>Symposium on VLSI Technology >Reduced process sensitivity of polysilicon emitter contacts for VLSI bipolar transistors
【24h】

Reduced process sensitivity of polysilicon emitter contacts for VLSI bipolar transistors

机译:VLSI双极晶体管的多晶硅发射器触点的过程敏感性降低

获取原文

摘要

Polysilicon emitter contacts play an increasingly important role in high-speed npn bipolar transistors, particularly for emitter thicknesses of 0.1 ??m or less. When optimizing these contacts, both the emitter resistance and the base current must be considered [1,2]. These two parameters are strongly dependent on the morphology of an interfacial layer between the poly and the single-crystal silicon. For high-speed applications, high polysilicon doping levels and moderate to high anneal temperatures are preferred in order to reduce the emitter resistance by partially breaking up the interfacial oxide[1, 2]. The integrity of the interfacial oxide and the extent of partial epitaxial alignment of the polysilicon are very sensitive to the process, leading to large variations in base current and emitter resistance from run to run[l]. This paper discusses a characterization of two methods of reducing this process sensitivity: rapid thermal annealing (RTA) to induce epitaxial alignment with the substrate, and replacement of the interfacial oxide by an extremely thin thermal nitride layer.
机译:多晶硅发射器触点在高速NPN双极晶体管中起着越来越重要的作用,特别是对于0.1Ω或更低的发射极厚度。当优化这些触点时,必须考虑发射极电阻和基极电流的均匀[1,2]。这两个参数强烈依赖于多晶硅和单晶硅之间的界面层的形态。对于高速应用,优选高多晶硅掺杂水平和中等至高退火温度,以通过部分分解界面氧化物[1,2]来降低发射极性阻力。界面氧化物的完整性和多晶硅的部分外延对准的程度对该过程非常敏感,导致从运行运行的基极电流和发射极电阻的大变化。本文讨论了两种降低该工艺敏感性的方法的表征:快速热退火(RTA),以诱导与基材外延对齐,并通过极薄的热氮化物层替换界面氧化物。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号