首页> 外文会议>International Conference on Computer Design >Effective hardware-based two-way loop cache for high performance low power processors
【24h】

Effective hardware-based two-way loop cache for high performance low power processors

机译:高性能低功耗处理器的基于有效的基于硬件的双向循环缓存

获取原文

摘要

The increasing level of system-level integration coupled with the higher clock frequency of today's processors is increasing the power consumption of VLSI integrated circuits more rapidly than improvements in IC manufacturing can reduce power consumption. This paper presents a method for reducing the power consumption of DSP processors through the introduction of a two-way decoded loop-cache. By retaining decoded instruction information from two loops, the method has been shown to eliminate an average of 83% of instruction fetches and 84% of instruction decode activity.
机译:随着当今处理器的较高时钟频率耦合的系统级集成水平的增加正在增加VLSI集成电路的功耗,而不是IC制造的改进可以降低功耗。本文介绍了一种通过引入双向解码循环缓存来降低DSP处理器的功耗的方法。通过从两个循环中保留解码的指令信息,已经示出了该方法以消除83%的指令获取和84%的指令解码活动的平均值。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号