首页> 外文会议>Design Automation, 1995. DAC '95. 32nd Conference on >Test Program Generation for Functional Verification of PowePC Processors in IBM
【24h】

Test Program Generation for Functional Verification of PowePC Processors in IBM

机译:在IBM中测试PowePC处理器功能验证的测试程序生成

获取原文

摘要

A new methodology and test program generator have been used for the functional verification of six IBM PowerPC processors. The generator contains a formal model of the PowerPC architecture and a heuristic data-base of testing expertise. It has been used on daily basis for two years by about a hundred designers and testing engineers in four IBM sites. The new methodology reduced significantly the functional verification period and time to market of the PowerPC processors. Despite the complexity of the PowerPC architecture, the three processors verified so far had fully functional first silicon.
机译:新的方法论和测试程序生成器已用于六个IBM PowerPC处理器的功能验证。生成器包含PowerPC架构的正式模型和测试专业知识的启发式数据库。两年来,IBM的四个站点中的约一百名设计师和测试工程师每天都使用它。新方法大大缩短了PowerPC处理器的功能验证周期和上市时间。尽管PowerPC体系结构很复杂,但到目前为止,已验证的三个处理器均具有功能齐全的第一芯片。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号