首页> 外文会议>IEEE Asian Solid State Circuits Conference >A programmable discrete-time filter employing hardware-efficient two-dimensional implementation method
【24h】

A programmable discrete-time filter employing hardware-efficient two-dimensional implementation method

机译:采用硬件有效二维实现方法的可编程离散时间滤波器

获取原文

摘要

A programmable discrete-time (DT) filter for wideband wireless receivers is presented. A 2-dimensional DT FIR implementation method reduces the circuit complexity by creating a convolution between charge sharing and charge accumulation filters. The cascaded filter chain down-converts the input over a wide frequency band while limiting the variation in the output sample rate, which is accomplished by programming the decimation factor in proportion to the carrier frequency. The filter is fabricated in a 65 nm LP CMOS process for a proof-of-concept operation in the VHF band of 100-300 MHz. When the decimation factor is selected to be proportional to the input frequency, variations in gain and bandwidth were only 56.8-59.1 dB and 1.22-1.27 MHz. The filter rejects aliasing frequencies more than 35 dB over the wide input frequency range.
机译:提出了一种用于宽带无线接收器的可编程离散时间(DT)滤波器。二维DT FIR实现方法通过在电荷共享和电荷累积滤波器之间建立卷积来降低电路复杂度。级联滤波器链可在宽频带上对输入进行下变频,同时限制输出采样率的变化,这可以通过对与载波频率成比例的抽取因子进行编程来实现。该滤波器采用65 nm LP CMOS工艺制造,用于在100-300 MHz的VHF频带中进行概念验证操作。当抽取因子被选择为正比于输入频率,在增益和带宽的变化分别只有56.8-59.1分贝和1.22-1.27兆赫。滤波器在宽输入频率范围内抑制超过35 dB的混叠频率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号