【24h】

Advanced Memory Management Unit for 3-D Network on Chip

机译:用于3-D片上网络的高级内存管理单元

获取原文

摘要

Future generation chip multiprocessor (CMP) contains thousands of cores to increase performance the system. Network on Chip (NoC) is new paradigm for the intercommunication of System on Chip (SoC). 3-D NoC is the new way of improvement in NoC fabric to achieve high performance. One of major drawbacks of NoC is memory unit and it is proportionally increases in 3-D NoC. A first in first out (FIFO) is conventionally placed in NoC router to store data packet temporarily. The memory is critical issue for NoC based SoC because of size and cost of device. Advanced memory architecture presented to optimize the performance of NoC router. This paper proposes a random access memory (RAM), which is a bridge between input ports and crossbar switch. This technique is simulated in Xilinx 14.7 ISE and implemented in Vertex-6 FPGA device.
机译:未来的一代芯片多处理器(CMP)包含数千个核心以增加系统的性能。芯片网络(NOC)是芯片(SOC)系统互通的新型范式。 3-D NOC是NOC面料的新方法,以实现高性能。 NOC的主要缺点之一是存储器单元,3-D NOC成比例地增加。首先在第一out(FIFO)中的第一个(FIFO)被暂时放置在NoC路由器中以存储数据包。由于设备的大小和成本,内存是基于NOC的SOC的关键问题。提出的高级内存架构以优化NOC路由器的性能。本文提出了一种随机存取存储器(RAM),其是输入端口和交叉开关之间的桥梁。该技术在Xilinx 14.7 ISE中模拟并在Vertex-6 FPGA器件中实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号