首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >On Area-Efficient Implementation of Data Delays in 7 Series Xilinx FPGAs
【24h】

On Area-Efficient Implementation of Data Delays in 7 Series Xilinx FPGAs

机译:关于7系列Xilinx FPGA中数据延迟的高效区域实现

获取原文

摘要

For 7 series Xilinx FPGAs, this paper shows that it is risky to believe that so fundamental operation as data delay must be always implemented without wasting chip area, even when design tools are not especially guided by a developer. Against this background, two solutions are presented that allow for minimizing the area occupied by flip-flops used to delay data that comes from outside the slices containing these flipflops. Both approaches are based on exploiting the additional storage elements that are present in slices of 7 series FPGAs. The implicit solution is to constrain floorplanning, while the explicit solution requires quite advanced and tricky HDL coding: low-level primitives must be instantiated, including LUTs in the 2-output mode. For both approaches, we describe in detail how to enable the additional register in order to save slices. Our research was aimed at designing FIR filters for digital signal processing.
机译:对于7系列Xilinx FPGA,本文表明,相信如此基本操作,必须始终在不浪费芯片区域的情况下始终实施,即使设计工具不是由开发人员特别指导的,也必须始终实施。在此背景下,提出了两个解决方案,其允许最小化触发器占用的面积,用于延迟来自包含这些触发器的切片外部的数据。这两种方法都是基于利用7系列FPGA片中存在的附加存储元件。隐式解决方案是约束平面图,而显式解决方案需要相当高级和棘手的HDL编码:必须实例化低级基元,包括2-输出模式中的LUT。对于这两种方法,我们详细描述了如何启用附加寄存器以保存切片。我们的研究旨在为数字信号处理设计FIR滤波器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号