首页> 外文会议>IEEE International Conference on Acoustics, Speech and Signal Processing >Convergence-optimized variable node structure for stochastic LDPC decoder
【24h】

Convergence-optimized variable node structure for stochastic LDPC decoder

机译:随机LDPC解码器的收敛优化可变节点结构

获取原文

摘要

By using stochastic computation, a fully-parallel low-density parity-check (LDPC) decoder can be implemented using a lower wire complexity. In order to enhance the decoder performance, probability tracers, such as up/down counters, are added at each edge between variable nodes and check nodes, as described in previous literature. However, this causes a large decoding latency and a high number of decoding failures. In this paper, a convergence-optimized structure for variable nodes is proposed that is able to overcome these issues. As a result, the throughput for the proposed decoder is 20.5Gb/s, which is 101% higher than the original counter-based decoder presented in the previous literature.
机译:通过使用随机计算,可以使用更低的线路复杂度来实现完全并行的低密度奇偶校验(LDPC)解码器。为了增强解码器性能,如先前文献中所述,在可变节点和校验节点之间的每个边缘处添加了概率跟踪器(例如向上/向下计数器)。但是,这导致较大的解码等待时间和大量的解码失败。本文提出了一种针对变量节点的收敛优化结构,该结构能够克服这些问题。结果,所提出的解码器的吞吐量为20.5Gb / s,比先前文献中提出的基于计数器的原始解码器高101%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号