首页> 外文会议>IEEE International Conference on Rebooting Computing >An Efficient Adder Architecture with Three- Independent-Gate Field-Effect Transistors
【24h】

An Efficient Adder Architecture with Three- Independent-Gate Field-Effect Transistors

机译:具有三个独立栅极场效应晶体管的高效加法器架构

获取原文

摘要

Three-Independent-Gate Field-Effect Transistors (TIGFETs)extend the functional diversity of a single transistor by allowing a dynamic electric reconfiguration of the polarity. This property has been shown to unlock unique circuit level opportunities. In this article, a ripple-carry 32-bit adder is uniquely designed using simulated TIGFET technology and its metrics are compared against CMOS High-Performance (HP)and CMOS Low-Voltage. By adopting TIGFET's polarity control characteristic, the proposed ripple-carry adder architecture uses efficient exclusive OR and majority gates to compute complementary carry signals in parallel, leading to a 38% decrease in logic depth as compared to the standard CMOS design. Additionally, a 38% reduction in contacted gates reduces the effects coming from an interconnect-limited design. The results show that the decrease in the logic depth and the reduction in contacted gates lead to a 3.8x lower energy-delay product and a 5.6x lower area-delay product as compared with CMOS HP. The boost in performance coming from realizing arithmetic circuits with TIGFET transistors makes them a promising next-generation high-performance device technology.
机译:通过允许极性的动态电动重新配置,三个独立栅极场效应晶体管(Tigfet)延长单个晶体管的功能分集。此属性已被证明可以解锁独特的电路级别机会。在本文中,利用模拟的Tigfet技术独特地设计了一种涟漪携带32位加法器,并将其度量与CMOS高性能(HP)和CMOS低压进行比较。通过采用Tigfet的极性控制特性,所提出的纹波携带加法器架构使用高效的独占或多数栅极并行计算互补载体信号,与标准CMOS设计相比,逻辑深度的减少38 %。另外,接触栅极的38 %降低减少了来自互连限制设计的效果。结果表明,与CMOS HP相比,逻辑深度的降低和接触栅极的减小导致3.8倍的能量延迟产品和5.6倍的下部区域延迟产品。通过实现具有Tigfet晶体管的算术电路的性能的增强使它们成为一个有前途的下一代高性能设备技术。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号