首页> 外文会议>IEEE International Electron Devices Meeting >Advanced 3D Monolithic hybrid CMOS with Sub-50 nm gate inverters featuring replacement metal gate (RMG)-InGaAs nFETs on SiGe-OI Fin pFETs
【24h】

Advanced 3D Monolithic hybrid CMOS with Sub-50 nm gate inverters featuring replacement metal gate (RMG)-InGaAs nFETs on SiGe-OI Fin pFETs

机译:具有Sub-50 nm栅极反相器的高级3D单片混合CMOS,在SiGe-OI Fin pFET上具有替代金属栅极(RMG)-InGaAs nFET

获取原文

摘要

We demonstrate, for the first time, scaled hybrid inverters built in a 3D Monolithic (3DM) CMOS process featuring short-channel replacement metal gate (RMG) InGaAs-OI wide-fin/planar nFET top layer and SiGe-OI fin pFET bottom layer. We achieve state-of-the-art device integration, using raised source drain (RSD) on both levels and silicide on bottom pFETs. Bottom SiGe-OI pFETs are scaled down to sub-20 nm gate length (Lg) using a gate first (GF) flow, and top InGaAs nFETs scaled down to sub-50 nm Lg are fabricated using a RMG process. With an optimized thermal budget for the top InGaAs nFETs, we show that the 3D integration scheme does not degrade the performance of the bottom SiGe-OI pFETs. Finally, we demonstrate well-behaved integrated inverters with sub-50 nm Lg down to VDD = 0.25 V.
机译:我们首次展示缩放的混合逆变器,内置于3D单片(3DM)CMOS工艺中,具有短通道替换金属门(RMG)Ingaas-OI宽鳍/平面NFET顶层和SiGe-Oi Fin PFET底层。我们达到最先进的设备集成,在底部PFET上使用升高的源漏极(RSD)和硅化物。底部SiGe-OI PFET使用栅极第一(GF)流量缩放到子 - 20nm栅极长度(LG),并且使用RMG工艺制造缩小到SUM-50 NM LG的顶部INGAAS NFET。对于顶部IngaAs NFET的优化热预算,我们表明3D集成方案不会降低底部SiGe-OI PFET的性能。最后,我们展示了良好表现良好的集成逆变器,下降到VDD = 0.25 V.

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号