首页> 外文会议>IEEE International Symposium on Circuits and Systems >Automatic generation of inexact digital circuits by gate-level pruning
【24h】

Automatic generation of inexact digital circuits by gate-level pruning

机译:通过门级修剪自动生成不精确的数字电路

获取原文
获取外文期刊封面目录资料

摘要

Inexact or approximate circuits show great ability to reduce power consumption at the cost of occasional errors in comparison to their conventional counterparts. Even though the benefits of such circuits have been proven for many applications, they are not wide spread owing to the absence of a clear design methodology and the required CAD tools. In this regard, this paper presents a methodology to automatically generate inexact circuits starting from a conventional design by adding only one small step in the digital design flow. Further, this paper also demonstrates that achieving pruning at gate-level can lead to substantial savings in terms of power consumption, critical path delay and silicon area. An order of magnitude area and power savings is demonstrated for a 64-bit gate level pruned high-speed adder for a 10% relative error magnitude.
机译:与其传统的同行相比,不精确或近似电路显示出以偶尔误差的成本降低功耗的能力。尽管对于许多应用已经证明了这种电路的好处,但由于没有明确的设计方法和所需的CAD工具,它们并不广泛。在这方面,本文提出了一种方法,通过在数字设计流程中仅增加一个小步骤,从传统设计中自动产生不精确的电路。此外,本文还证明,在栅极级别实现修剪可能导致功耗,关键路径延迟和硅区域的显着节省。对于64位栅极电平提升的高速加法器,对10%相对误差幅度进行了幅度区域和功率节省的顺序。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号