首页> 外文会议>China Semiconductor Technology International Conference >Metal hard-mask based AIO etch challenges and solutions
【24h】

Metal hard-mask based AIO etch challenges and solutions

机译:基于金属硬掩模的AIO蚀刻挑战和解决方案

获取原文

摘要

Trench-first-metal-hard-mask (TFMHM) approach has been widely utilized for copper interconnect formation since 45nm CMOS technology node. In TFMHM process integration development, four major challenges have to be solved. The first is the gap-fill due to the small top trench CD and the introduction of metal hard mask; the second is to meet the electrical targets through lower capacitance, lower metal sheet resistance and lower via contact resistance; the third is to meet yield requirement that ensure no short, bridge and open in all the design rule allowed patterns, and eliminate all killer defects; the last is the reliability related issues including metal and via related TDDB, upstream EM and downstream EM. Coupled with the optimization of wet clean process and proper choice of metal hard mask, a smooth and tapered trench profile could be delivered and the gap-fill performance could be greatly improved. The optimization of barrier/seed process coupled with the desired trench profile, via bottom CD and via chamfer profile, the on-target electrical performance could be achieved. The via bottom CD and chamfer profile are also critical to interconnects and etch process parameter optimization is important for defect elimination. With partial SAV process optimization, via related TDDB issue is solved and trench related TDDB is also not a problem for the above gap-fill friendly trench profile. For EM, we found the downstream EM lifetime is improved by gap filling friendly process and proper copper line CD.
机译:自45nm CMOS技术节点以来,沟槽第一金属硬掩模(TFMHM)方法已广泛用于铜互连的形成。在TFMHM过程集成开发中,必须解决四个主要挑战。首先是由于较小的顶部沟槽CD和金属硬掩模的引入导致的间隙填充。第二是通过较低的电容,较低的金属薄板电阻和较低的通孔接触电阻来达到电气目标。第三是满足成品率要求,确保在所有设计规则允许的图案中都没有短路,桥接和开路,并消除了所有致命缺陷。最后是与可靠性相关的问题,包括金属以及通过相关的TDDB,上游EM和下游EM。结合湿法清洗工艺的优化和金属硬掩模的正确选择,可以提供平滑的锥形沟槽轮廓,并且可以极大地提高间隙填充性能。通过底部CD和倒角轮廓,结合所需的沟槽轮廓来优化阻挡层/种子工艺,可以实现目标上的电性能。通孔底部CD和倒角轮廓对于互连至关重要,而蚀刻工艺参数的优化对于消除缺陷也很重要。通过部分SAV工艺优化,通过相关的TDDB问题得以解决,与沟槽相关的TDDB也不是上述间隙填充友好沟槽轮廓的问题。对于EM,我们发现通过间隙填充友好的工艺和适当的铜线CD可以延长下游EM的使用寿命。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号