首页> 外文会议>International SoC Design Conference >Fast allocation of post-silicon tunable buffers to mitigate timing variation
【24h】

Fast allocation of post-silicon tunable buffers to mitigate timing variation

机译:快速分配硅后可调缓冲器以减轻时序变化

获取原文

摘要

It is widely accepted that post-silicon tunable (PST) buffer, which can adjust its delay after manufacturing, is an effective design element that can mitigate the timing variation in circuits. However, since the size of PST buffer is not that small, it is very important to minimize the number of PST buffers to be allocated while meeting the timing yield constraint. Recently, two noticeable progresses have been made in the literature: (1) one is devising a formulation of `timing criticality' which facilitates identifying a set of circuit paths that are more likely to be susceptible to the timing variation; (2) the other is developing a graph based timing representation which enables a fast timing yield computation. In this work, we exploit the two features of (1) and (2) on the PST buffer allocation. Namely, we extract timing critical paths according to (1), rather than relying on a simple rule of thumb, and iteratively allocate PST buffers to resolve the timing criticality based on the fast timing yield computation according to (2), instead of using a very slow Monte-Carlo simulation. Through experiments with benchmark circuits, it is shown that our proposed PST buffer allocation methodology speeds up the PST allocation by 10x~10000x over a Monte-Carlo simulation based approach. Furthermore, when compared with that produced by a full PST buffer allocation, ours is able to use 89.5% less number of PST buffers on average.
机译:硅可调后(PST)缓冲器是一种有效的设计元素,可以减轻电路中的时序变化,这种缓冲器可在制造后调整其延迟,这一点已被广泛接受。但是,由于PST缓冲区的大小不是那么小,因此在满足时序成品率约束的同时,最小化要分配的PST缓冲区的数量非常重要。最近,文献中已经取得了两个显着的进展:(1)一种正在设计“时序关键性”的公式,该公式有助于确定一组更容易受到时序变化影响的电路路径; (2)另一方正在开发基于图形的时序表示,该表示可实现快速时序产量计算。在这项工作中,我们在PST缓冲区分配中利用了(1)和(2)的两个功能。也就是说,我们根据(1)提取时序关键路径,而不是依靠简单的经验法则,而是根据(2)的快速时序产出计算,迭代分配PST缓冲区以解决时序关键性,而不是使用蒙特卡洛模拟非常慢。通过基准电路实验,表明我们提出的PST缓冲区分配方法比基于Monte-Carlo仿真的方法将PST分配速度提高了10x〜10000x。此外,与由完整的PST缓冲区分配产生的缓冲区相比,我们的PST缓冲区数量平均减少了89.5%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号