首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >A Transient-Enhanced Capacitorless LDO Regulator with improved Error Amplifier
【24h】

A Transient-Enhanced Capacitorless LDO Regulator with improved Error Amplifier

机译:具有改进型误差放大器的瞬态增强型无电容LDO稳压器

获取原文

摘要

This paper presents a modified folded cascode error amplifier of low dropout (LDO) regulator and a slew-rate enhancement circuit to minimize compensation capacitance and improve transient response. The proposed error amplifier eliminates the tradeoffs between small and large slew-rate that is imposed by the tail-current in conventional error amplifier design. The design is implemented in a standard UMC 0.18 ìm standard CMOS process. Simulation results show that, the LDO regulator consumes a quiescent current of 49.64μA only with a total power consumption of .079mW. It regulates the output voltage at 1.4v from 1.6-1.8v supply. The overshoot/undershoot in the output voltage under the extreme load transients are 220.7mV/280.26mV for load current range of 0 to 100mA. The line regulation is 1.244mV/V at 1.8V, load regulation is 40.6mV/A. This circuit finds its beneficial behavior for chip-level power management units requiring high-area efficiency as compensation capacitors are avoided
机译:本文提出了一种改进的折叠式低压差(LDO)调节器共源共栅误差放大器和一个摆率增强电路,以最小化补偿电容并改善瞬态响应。所提出的误差放大器消除了常规误差放大器设计中尾电流在小摆率和大摆率之间的折衷。该设计是通过标准的UMC 0.18?m标准CMOS工艺实现的。仿真结果表明,LDO调节器仅消耗49.64μA的静态电流,总功耗为0.079mW。它从1.6-1.8v电源将输出电压调节为1.4v。在0至100mA的负载电流范围内,极端负载瞬态下输出电压的过冲/下冲为220.7mV / 280.26mV。在1.8V时,线路调节为1.244mV / V,负载调节为40.6mV / A。该电路对于需要高面积效率的芯片级电源管理单元具有有益的表现,因为可以避免使用补偿电容器

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号