首页> 外文会议>IEEE Computer Society Annual Symposium on VLSI >A Transient-Enhanced Capacitorless LDO Regulator with improved Error Amplifier
【24h】

A Transient-Enhanced Capacitorless LDO Regulator with improved Error Amplifier

机译:具有改进的误差放大器的瞬态增强电容器LDO稳压器

获取原文

摘要

This paper presents a modified folded cascode error amplifier of low dropout (LDO) regulator and a slew-rate enhancement circuit to minimize compensation capacitance and improve transient response. The proposed error amplifier eliminates the tradeoffs between small and large slew-rate that is imposed by the tail-current in conventional error amplifier design. The design is implemented in a standard UMC 0.18 ìm standard CMOS process. Simulation results show that, the LDO regulator consumes a quiescent current of 49.64μA only with a total power consumption of .079mW. It regulates the output voltage at 1.4v from 1.6-1.8v supply. The overshoot/undershoot in the output voltage under the extreme load transients are 220.7mV/280.26mV for load current range of 0 to 100mA. The line regulation is 1.244mV/V at 1.8V, load regulation is 40.6mV/A. This circuit finds its beneficial behavior for chip-level power management units requiring high-area efficiency as compensation capacitors are avoided
机译:本文介绍了低丢失(LDO)调节器的修改折叠级联误差放大器和重流速率增强电路,以最大限度地减少补偿电容并提高瞬态响应。所提出的误差放大器消除了传统误差放大器设计中的尾电流施加的小和大型重流速率之间的权衡。该设计在标准UMC 0.18ìM标准CMOS过程中实现。仿真结果表明,LDO调节器消耗49.64&亩的静态电流; A纯功耗为0.079mw。它根据1.6-1.8V电源调节1.4V的输出电压。极端负载瞬变下输出电压的过冲/下冲是220.7mV / 280.26mV,用于负载电流范围为0至100mA。线条调节为1.244mV / v,1.8V,负载调节为40.6mV / a。该电路找到其需要高面积效率作为避免补偿电容的芯片级电源管理单元的有益行为

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号