首页> 外文会议>IEEE International Symposium on Circuits and Systems >A sub-ranging 2-Step 7-bit self-calibrated comparator-based binary-search ADC
【24h】

A sub-ranging 2-Step 7-bit self-calibrated comparator-based binary-search ADC

机译:细分范围的2步7位自校准基于比较器的二进制搜索ADC

获取原文

摘要

The comparator-based asynchronous binary-search (CABS) analog-to-digital converter (ADC) topology is a good solution to achieve high conversion rate at low power dissipation. In this paper we present an architecture of CABS ADC with a background calibration scheme, that allows the use of smaller devices, further reducing the power consumption. Unlike the foreground calibration, it does not require the ADC precalibration before it starts to operate, reducing the system-level complexity. The calibration is performed through the use of a digital-to-analog converter (DAC) serving as reference for the self-calibrated comparators. We also propose threshold reconfigurable comparators, reducing the number of the devices used. In this paper, we design a 7-bit 2-step ADC comprehending a 2-bit successive approximation register (SAR) ADC for the front-end and the proposed 5-bit CABS ADC for the back-end. Monte-Carlo simulations for the 2-step design show that, sampling at 250MSps, the ADC has 450µW of power consumption with a 6.92 effective number of bits resulting in a figure of merit of 14.86fJ/conversion step.
机译:基于比较器的异步二进制搜索(CABS)模数转换器(ADC)拓扑是在低功耗下实现高转换率的良好解决方案。在本文中,我们介绍了一种具有背景校准方案的CABS ADC体系结构,该体系结构允许使用较小的设备,从而进一步降低了功耗。与前景校准不同,它不需要在运行前就进行ADC预校准,从而降低了系统级的复杂性。通过使用用作自校准比较器参考的数模转换器(DAC)来执行校准。我们还提出了阈值可重配置比较器,从而减少了所用设备的数量。在本文中,我们设计了一个7位2步ADC,其中包含一个用于前端的2位逐次逼近寄存器(SAR)ADC和用于后端的5位CABS ADC。针对两步设计的蒙特卡洛仿真显示,以250MSps采样时,ADC的功耗为450µW,有效位数为6.92,得出的品质因数为14.86fJ /转换步骤。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号