首页> 外文会议>IEEE Asia Pacific Conference on Postgraduate Research in Microelectronics and Electronics >Area-efficient CMOS implementation of NCL gates for XOR-AND/OR dominated circuits
【24h】

Area-efficient CMOS implementation of NCL gates for XOR-AND/OR dominated circuits

机译:用于XOR和/或主导电路的NCL栅极的区域高效CMOS实现

获取原文

摘要

Null conventional logic units are the most important logic units in asynchronous circuits. This paper presents an area-efficient CMOS implementation of Null Conventional Logic (NCL) gates for XOR-AND/OR dominated asynchronous circuits. These optimization of logic gates are based on Binary Decision Diagram (BDD) that produces 25% and 14.29% fewer transistor counts for the proposed logic topology of XOR and AND/OR respectively. Thus, giving a reduced area of more than 14% compared with the conventional NCL logic circuits. The simulation results show the delay and energy consumption can give a reasonable result as compared to conventional approach.
机译:NULL常规逻辑单元是异步电路中最重要的逻辑单元。本文介绍了用于XOR和/或主导的异步电路的空常规逻辑(NCL)栅极的区域有效CMOS实现。这些逻辑门的优化基于二进制决策图(BDD),其产生25 %和14.29 %xor和/或分别的逻辑拓扑的晶体管计数。因此,与传统的NCL逻辑电路相比,从超过14℃的降低面积。与传统方法相比,仿真结果表明延迟和能量消耗可以提供合理的结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号