首页> 外文会议>European Microelectronics Packaging Conference >Impact of integrating microchannel cooling within 3D microelectronic packages for portable applications
【24h】

Impact of integrating microchannel cooling within 3D microelectronic packages for portable applications

机译:将微通道冷却集成到3D微电子封装中对便携式应用的影响

获取原文

摘要

This work presents the impact of integrating microfluidic channels at different locations in a 3D stacked chip configuration to improve its thermal management. Bringing fluidic cooling within the microelectronic package can allow the use of higher power chips in limited space applications, but suitable sites for the microchannels in packaged 3D stacks must be determined. The approach uses an analytical representation of microfluidics and heat transfer at the package level to evaluate the equivalent thermal resistances. This analytical lumped-element circuit model is used to compare different microchannel cooling configurations, for 3D stacked chips. With the addition of microfluidic cooling, the allowable power level increases dramatically. The study also shows that locating the fluid cooling inside or adjacent to the chip stack reduces the thermal resistance over 6 times compared to microchannels located at the surface of the molding or the ball grid array. Within the chip stack however, the location does not have a noticeable impact. The actual thermal design power of microprocessors for portable applications has the potential to be doubled by using microfluidic cooling with moderate flow rates and pressure drops.
机译:这项工作提出了在3D堆叠芯片配置中的不同位置集成微流体通道以改善其热管理的影响。在微电子封装中引入流体冷却可以允许在有限的空间应用中使用更高功率的芯片,但是必须确定封装的3D堆栈中微通道的合适位置。该方法在封装级别使用微流体和传热的分析表示来评估等效热阻。该分析集总元件电路模型用于比较3D堆叠芯片的不同微通道冷却配置。随着微流体冷却的增加,允许的功率水平急剧增加。研究还表明,与位于模制件或球栅阵列表面上的微通道相比,在芯片堆叠内部或附近放置流体冷却装置可使热阻降低6倍以上。但是,在芯片堆栈中,该位置不会产生明显的影响。通过使用具有中等流速和压降的微流体冷却,用于便携式应用的微处理器的实际热设计能力有可能翻倍。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号