首页> 外文会议>IEEE/ACM International Conference on Computer-Aided Design >Automated generation of efficient instruction decoders for Instruction Set Simulators
【24h】

Automated generation of efficient instruction decoders for Instruction Set Simulators

机译:自动生成指令集模拟器的高效指令解码器

获取原文
获取外文期刊封面目录资料

摘要

Fast Instruction Set Simulators (ISS) are a critical part of MPSoC design flows. The complexity of developing these ISS combined with the ability to extend instruction sets tend to make automated generation of ISS a need. One important part of every ISS is its instruction decoder, but as the encoding of instruction sets becomes less orthogonal because of the incremental addition of instructions, the generation of a decoder is not anymore an obvious task. In this paper, we present two automated decoder generation strategies that are able to handle non-orthogonal instruction encodings. The first one builds a decision tree that does not consider the instruction's occurrences while the second considers these frequencies. In both cases, we use binary decision diagrams to represent the instructions encodings and the complex conditions due to the non-orthogonality of the encodings in order to generate the decoders. Our experiments on the MIPS and ARM (including VFP and Neon extensions) instruction sets show that both algorithms produce efficient decoders, and that it is beneficial to consider instruction frequencies.
机译:快速指令集模拟器(ISS)是MPSoC设计流程的关键部分。开发这些ISS的复杂性以及扩展指令集的能力倾向于使ISS的自动生成成为可能。每个ISS的一个重要组成部分是它的指令解码器,但是由于指令集的编码由于逐渐增加的指令而变得正交性降低,因此解码器的生成不再是显而易见的任务。在本文中,我们提出了两种能够处理非正交指令编码的自动解码器生成策略。第一个建立一个不考虑指令出现的决策树,而第二个则考虑这些频率。在这两种情况下,我们都使用二进制决策图来表示指令编码和由于编码的非正交性而产生的复杂条件,以便生成解码器。我们在MIPS和ARM(包括VFP和Neon扩展)指令集上进行的实验表明,两种算法都能产生有效的解码器,并且考虑指令频率是有益的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号