首页> 外文会议>IEEE East-West Design Test Symposium >Synthesis of clock trees for Sampled-Data Analog IC blocks
【24h】

Synthesis of clock trees for Sampled-Data Analog IC blocks

机译:采样数据模拟IC模块的时钟树综合

获取原文

摘要

This paper describes a methodology for automated design of clock trees in Sampled-Data Analog Circuits (SDACs). The current practice in the industry and academia for clock tree design of SDACs is a manual process, which is time-consuming and error-prone. Clock tree design in digital domain, however, is fully automated and is carried out by what we call Clock Tree Synthesis (CTS) software. In spite of some critical differences, SDAC clock tree design problem has fundamental similarities with its digital counterpart. As a result, we were able to construct a methodology for SDACs around a commercial digital CTS software and a set of Perl & Tcl scripts. We will explain our methodology using a 10-bit 180 MHz 2-stage ADC as a test circuit.
机译:本文介绍了一种在采样数据模拟电路(SDAC)中自动设计时钟树的方法。 SDAC的时钟树设计在工业界和学术界的当前做法是手动过程,这既耗时又容易出错。但是,数字域中的时钟树设计是完全自动化的,并通过我们称为时钟树综合(CTS)软件来执行。尽管存在一些关键差异,但SDAC时钟树设计问题与其数字副本存在根本相似之处。结果,我们能够围绕商业数字CTS软件和一组Perl&Tcl脚本构建SDAC的方法。我们将使用10位180 MHz两级ADC作为测试电路来说明我们的方法。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号