首页> 外文会议>IEEE International Symposium on Circuits and Systems >VLSI register, instruction and data caches suited to on chip CPU multi-threading support for real-time multi-media applications
【24h】

VLSI register, instruction and data caches suited to on chip CPU multi-threading support for real-time multi-media applications

机译:VLSI寄存器,指令和数据缓存适合于CPU的CPU多线程支持实时多媒体应用

获取原文

摘要

The architecture of a CPU capable of both executing multithreaded user processes in a commercial multi-threaded operating system environment and rapidly (sub microsecond) responding to real-time events, such as those that arise in the processing and synchronization of audio-video-data streams constituting concurrent interactive multi-media sessions, is discussed in this paper. The rapid, often simple, responses of a CPU to prioritized requests requires careful design of the on chip caches and registers and management of the hazards causing latencies in the CPU pipeline. The novel incorporation of a register cache in the CPU, its design, and the design of the instruction and data caches is described.
机译:能够在商业多线程操作系统环境中执行多线程用户进程的CPU的架构,并且响应实时事件的快速(子微秒),例如在处理和同步中出现的音频 - 视频数据 本文讨论了构成并发交互式多媒体会话的流。 快速,通常简单的CPU对优先级要求的响应需要仔细设计芯片缓存和寄存器和寄存器的寄存器,以及导致CPU管道中的延迟的危险。 描述了CPU,其设计和指令和数据高速缓存的寄存器缓存的新颖结合。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号