首页> 外文会议> >VLSI register, instruction and data caches suited to on chip CPU multi-threading support for real-time multi-media applications
【24h】

VLSI register, instruction and data caches suited to on chip CPU multi-threading support for real-time multi-media applications

机译:VLSI寄存器,指令和数据高速缓存适用于片上CPU多线程支持,支持实时多媒体应用

获取原文

摘要

The architecture of a CPU capable of both executing multithreaded user processes in a commercial multi-threaded operating system environment and rapidly (sub microsecond) responding to real-time events, such as those that arise in the processing and synchronization of audio-video-data streams constituting concurrent interactive multi-media sessions, is discussed in this paper. The rapid, often simple, responses of a CPU to prioritized requests requires careful design of the on chip caches and registers and management of the hazards causing latencies in the CPU pipeline. The novel incorporation of a register cache in the CPU, its design, and the design of the instruction and data caches is described.
机译:CPU的体系结构既能够在商业多线程操作系统环境中执行多线程用户进程,又能够快速(亚微秒)响应实时事件,例如在音视频数据的处理和同步过程中出现的事件本文讨论了构成并发交互式多媒体会话的流。 CPU对优先请求的快速响应(通常是简单响应),需要仔细设计片上高速缓存和寄存器以及对导致CPU管线延迟的危害进行管理。描述了在CPU中新颖地结合了寄存器高速缓存,其设计以及指令和数据高速缓存的设计。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号