首页> 外文会议>IEEE International Symposium on Circuits and Systems >High Speed Dual Mode Logic Carry Look Ahead Adder
【24h】

High Speed Dual Mode Logic Carry Look Ahead Adder

机译:高速双模式逻辑随身携带护理

获取原文

摘要

A novel high speed Carry Look Ahead Adder (CLA) is presented. The proposed CLA is implemented using Dual Mode Logic (DML) methodology, as recently introduced by our group. DML allows dynamic switching between static and dynamic modes of operation. In static mode, the DML gates feature very low power dissipation with moderate performance, while in dynamic mode they achieve higher performance, albeit with increased power dissipation. The proposed CLA utilizes this powerful ability of DML by a dynamic selection of critical paths according to the input vectors. The chosen critical paths are operated in the dynamic mode and improve the CLA delay. The rest of the CLA operates in the DML static mode, improving CLA power consumption. A 32 bit DML CLA was designed in a 40nm low power TSMC process. Simulation results showed 45% gain in speed and 70% in power dissipation, when compared to the CMOS and dynamic CLAs, respectively.
机译:提出了一种新型高速携带展示前瞻加法器(CLA)。所提出的CLA是使用我们组最近引入的双模式逻辑(DML)方法实施的。 DML允许在静态和动态操作模式之间动态切换。在静态模式下,DML门具有非常低的功耗,具有适中性能,而在动态模式下,它们实现了更高的性能,尽管具有增加的功耗。通过根据输入向量的关键路径的动态选择,所提出的CLA利用DML的这种强大能力。所选择的关键路径以动态模式运行并改善CLA延迟。其余的CLA以DML静态模式运行,提高CLA功耗。 32位DML CLA设计在40nm低功耗TSMC过程中。与CMOS和动态CLA相比,仿真结果显示出45%的速度增益和70%的功耗。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号