首页> 外文会议>IEEE International Symposium on Circuits and Systems >Adaptive Clock Gating Technique for Low Power IP Core in SoC Design
【24h】

Adaptive Clock Gating Technique for Low Power IP Core in SoC Design

机译:SOC设计低功耗IP核的自适应时钟门控技术

获取原文

摘要

Clock gating is a well-known technique to reduce chip dynamic power. This paper analyzes the disadvantages of some recent clock gating techniques and points out that they are difficult in system-on-chip (SoC) design. Based on the analysis of the intellectual property (IP) core model, an adaptive clock gating (ACG) technique which can be easily realized is introduced for the low power IP core design. ACG can automatically enable or disable the IP clock to reduce not only dynamic power but also leakage power with power gating technique. The experimental results on some IP cores in a real SoC show an average of 62.2% dynamic power reduction and 70.9% leakage power reduction without virtually performance impact.
机译:时钟门控是一种众所周知的技术,可以减少芯片动态功率。本文分析了最近的一些时钟门控技术的缺点,并指出它们在片上系统(SOC)设计中难以。基于对知识产权(IP)核心模型的分析,为低功率IP核心设计引入了可以容易地实现的自适应时钟门控(ACG)技术。 ACG可以自动启用或禁用IP时钟,不仅可以减少动态功率,还可以通过功率门控技术泄漏功率。实验结果在真正的SOC中的一些IP核心显示平均动力降低62.2%,漏电功率降低70.9%,而无需几乎性能。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号