首页> 外国专利> Sequential clock gating using net activity and xor technique on semiconductor designs including already gated pipeline design

Sequential clock gating using net activity and xor technique on semiconductor designs including already gated pipeline design

机译:在半导体设计(包括已选通的流水线设计)上使用净活动和异或技术进行顺序时钟门控

摘要

The circuit design process requires ways to reduce the power consumption of large integrated circuits and system-on-chip designs. This is typically done by introducing a process of clock gating thereby enabling or disabling flip-flops associated with specific functional blocks within the circuit. However, such changes in the circuit require synthesis and verification to ensure correctness of design and operation as sequential clock gating changes the state function dynamically. It is therefore necessary to define synthesis methods adapted to such dynamic changes in the design. According to an embodiment a sequential clock gating method uses an exclusive-OR technique to overcome the deficiencies of the prior art methods.
机译:电路设计过程需要减少大型集成电路和片上系统设计功耗的方法。这通常是通过引入时钟门控过程来实现的,从而启用或禁用与电路内特定功能模块相关的触发器。然而,随着顺序时钟门控动态改变状态功能,电路中的此类变化需要综合和验证以确保设计和操作的正确性。因此,有必要在设计中定义适合这种动态变化的合成方法。根据一个实施例,顺序时钟门控方法使用异或技术来克服现有技术方法的缺陷。

著录项

  • 公开/公告号US8677295B1

    专利类型

  • 公开/公告日2014-03-18

    原文格式PDF

  • 申请/专利权人 ATRENTA INC.;

    申请/专利号US201314083109

  • 发明设计人 SOLAIMAN RAHIM;MOHAMMAD H. MOVAHED-EZAZI;

    申请日2013-11-18

  • 分类号G06F17/50;G06F9/455;

  • 国家 US

  • 入库时间 2022-08-21 16:02:04

相似文献

  • 专利
  • 外文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号