首页> 外文会议>IEEE International Symposium on Circuits and Systems >Parameterized and Low Power DSP Core for Embedded Systems
【24h】

Parameterized and Low Power DSP Core for Embedded Systems

机译:用于嵌入式系统的参数化和低功耗DSP核心

获取原文

摘要

Conventional ASIC designs are hard to be customized. Therefore DSP core-based ASIC design has potentially large payoff. This approach not only supports improved performance but also shortens the time-to-market. An Embedded DSP was proposed and for better performance and flexibility we design a parameterized and low power DSP core generator, Dual MAC unit, sub-word multiplier, and some function-specific blocks are adapted to accelerate applications of communication system. The gray code addressing mode, pipeline sharing and advanced hardware looping are designed to reduce power consumption in architecture level. The generator uses graphical user interface (GUI) and can generate synthesizable verilog code of the embedded DSP core according to user's specification.
机译:常规的ASIC设计很难定制。因此,基于DSP核心的ASIC设计具有潜在的高回报。这种方法不仅支持改进的性能,而且还缩短了上市时间。提出了一个嵌入式DSP,并且为了更好的性能和灵活性,我们设计了参数化和低功耗DSP核心发生器,双MAC单元,子字乘法器和一些功能特定块适用于加速通信系统的应用。灰色代码寻址模式,管道共享和高级硬件循环旨在降低架构级别的功耗。生成器使用图形用户界面(GUI),并且可以根据用户的规范生成嵌入式DSP核心的可合成verogog代码。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号