首页> 外文会议>IET Irish Signals and Systems Conference >Dealing with the over-pessimism in ASIC physical design flow
【24h】

Dealing with the over-pessimism in ASIC physical design flow

机译:应对ASIC物理设计流程中的过度悲观

获取原文

摘要

A multi-million instance ASIC design with clocks frequencies up-to 1GHz, employing automatic synthesis & layout methods, looks for every accuracy improvement in optimization and timing verification. This paper introduces two techniques to improve this accuracy. The first technique is the delay derate method. In this method, the implementation tool is provided with a global multiplier that reduces the interconnect delay of all interconnect timing arcs in the design. This technique helps to improve the design timing by reducing the number of buffers/inverters in the design. The additional advantages are reduction in the run time, area and power. The second technique improves accuracy in the timing verification by employing signoff STA (Static Timing Analysis) tool in the early stages of the physical design. The method provides an average timing improvement of 30% per cell stage, a significant performance boost for the critical timing paths.
机译:时钟频率高达1GHz的数百万个实例ASIC设计采用自动综合和布局方法,旨在优化和时序验证方面实现每一个精度的提高。本文介绍了两种技术来提高此准确性。第一种技术是延迟减额法。在这种方法中,实施工具配有全局乘法器,该乘法器可减少设计中所有互连时序弧的互连延迟。该技术通过减少设计中的缓冲器/反相器数量来帮助改善设计时序。其他优点是减少了运行时间,面积和功率。第二种技术是在物理设计的早期阶段通过采用签发STA(静态时序分析)工具来提高时序验证的准确性。该方法将每个单元阶段的平均时序改进了30%,对于关键时序路径而言,性能得到了显着提升。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号