首页> 外文会议>IEEE Symposium on Computer Applications and Industrial Electronics >Comparative study on multistage amplifier and folded cascode amplifier design in sample and hold circuit using 0.18#x03BC;m CMOS technology
【24h】

Comparative study on multistage amplifier and folded cascode amplifier design in sample and hold circuit using 0.18#x03BC;m CMOS technology

机译:采用0.18μmCMOS技术的采样保持电路中多级放大器和折叠共源共栅放大器设计的比较研究

获取原文

摘要

This paper presents the comparison between multistage amplifier and folded cascode amplifier design using 0.18μm CMOS technology. The objective of this project is to compare gain and power dissipation between these two design models. Sample and hold circuit (SHC) is the main component in pipelined ADC. Designing a low power, high gain SHC is crucial, that is the main reason why multistage amplifier is applied in this project. Implementation has been done in 0.18μm technology, for a 5MHz sampling frequency, considering 1.2 Vpp voltage and 1.8V voltage supply using SILVACO EDA tools. From the simulation, the multistage amplifier consumes 0.139mW power and has gain of 94.64dB. The folded cascode amplifier has 6.5mW power dissipation and 70dB gain. From the simulation results, the multistage amplifier is better in term of gain and power dissipation than the folded cascode design.
机译:本文介绍了使用0.18μmCMOS技术的多级放大器和折叠共源共栅放大器设计之间的比较。该项目的目的是比较这两种设计模型之间的增益和功耗。采样和保持电路(SHC)是流水线ADC中的主要组件。设计低功耗,高增益SHC至关重要,这就是在该项目中应用多级放大器的主要原因。考虑到使用1.2Vpp电压和1.8V电压(使用SILVACO EDA工具),以0.18μm技术实现了5MHz采样频率的实现。根据仿真,该多级放大器功耗为0.139mW,增益为94.64dB。折叠式共源共栅放大器的功耗为6.5mW,增益为70dB。从仿真结果来看,多级放大器在增益和功耗方面比折叠共源共栅设计更好。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号