首页> 外文会议>2010 12th IEEE International Conference on Communication Technology >A 0.18µm pipelined 8B10B encoder for a high-speed SerDes
【24h】

A 0.18µm pipelined 8B10B encoder for a high-speed SerDes

机译:0.18µm管线式8B10B编码器,用于高速SerDes

获取原文

摘要

This paper presented a pipelined 8B10B encoder for a high speed SerDes. To overcome the drawback of the speed limitation due to the conventional architecture, a pipelined encoding architecture is proposed. By splitting the longer path into two shorter paths with registers, the delay of the critical path is shortened greatly. Based on the pipelined architecture, a high-speed 8B10B encoder is implemented using 0.18 µm CMOS technology and standard cell library. Post-simulation results show that the encoder can work up to the rate of 7Gbps with a core are of 76.86 µm × 76.86 µm and the power consumption is 5.0317 mW under a 1.8V power supply voltage.
机译:本文提出了一种用于高速SerDes的流水线8B10B编码器。为了克服由于传统架构而导致的速度限制的缺点,提出了流水线编码架构。通过使用寄存器将较长的路径分成两个较短的路径,可以大大缩短关键路径的延迟。基于流水线架构,使用0.18 µm CMOS技术和标准单元库实现了高速8B10B编码器。后仿真结果表明,该编码器在内核电压为76.86 µm×76.86 µm的情况下可以达到7Gbps的速率,并且在1.8V电源电压下的功耗为5.0317 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号