首页> 外文会议>International Conference on Electrical and Control Engineering >The Front Design and Implement of Direct Digital Frequency Synthesizer Based on FPGA
【24h】

The Front Design and Implement of Direct Digital Frequency Synthesizer Based on FPGA

机译:基于FPGA的直接数字频率合成器的前端设计与实现。

获取原文

摘要

In recent years, China gradually put more resources in the DDS study, but it is relatively far from the international level, especially in the aspect of DDS hardware design. So, according to the status mentioned above, it was described in detail about how to simulate and achieve a DDS based FPGA in this paper. Firstly, the frame of DDS based FPGA was constructed and the algorithm was analyzed, the module be plotted as well. And on this basis mentioned, the Verilog HDL language was used to execute RTL-level functional simulation and write testing platform, and then all the digital parts design and simulation and even the timing analysis as well as the synthesis optimization were completed. To meet the requirements of high-frequency and low jitter, the synthesis repeated several times and such factors as timing, area, power consumption were fully considered, the simulation result after layout was proved closed to the actual waveform. There are better results in the design of each functional module in the synthesis, as well as timing, area, power and other aspects, and it was proved to meet the engineering design requirements and have greater reusability and practicality.
机译:近年来,中国逐渐在DDS研究中投入了更多的资源,但与国际水平相距甚远,特别是在DDS硬件设计方面。因此,针对上述情况,本文详细介绍了如何模拟和实现基于DDS的FPGA。首先,构建了基于DDS的FPGA框架,并对算法进行了分析,并绘制了模块图。并在此基础上,使用Verilog HDL语言执行RTL级功能仿真和写测试平台,然后完成所有数字零件的设计和仿真,甚至时序分析以及综合优化。为了满足高频和低抖动的要求,合成进行了多次,并充分考虑了时序,面积,功耗等因素,并证明布局后的仿真结果与实际波形接近。综合每个功能模块的设计,时序,面积,功耗等方面,都有较好的效果,证明满足工程设计要求,具有较高的可重用性和实用性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号