首页> 外文会议>IEEE International Test Conference 2010 >Clock control architecture and ATPG for reducing pattern count in SoC designs with multiple clock domains
【24h】

Clock control architecture and ATPG for reducing pattern count in SoC designs with multiple clock domains

机译:时钟控制架构和ATPG,用于减少具有多个时钟域的SoC设计中的模式计数

获取原文

摘要

This paper presents a clock control architecture for designs with multiple clock domains, and a novel mix of existing ATPG techniques as well as novel ATPG enhancements. The combination of the ATPG techniques and the clock control hardware lowers the number of test patterns in a fully automated flow, while maintaining the high coverage that is required nowadays by production test. Experimental results are shown for two industrial designs.
机译:本文提出了一种用于具有多个时钟域的设计的时钟控制架构,以及现有ATPG技术的新颖组合以及新颖的ATPG增强功能。 ATPG技术与时钟控制硬件的结合可降低全自动流程中的测试模式数量,同时保持当今生产测试所需的高覆盖率。显示了两种工业设计的实验结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号