首页> 外文会议>2010 IEEE International Electron Devices Meeting >Device, circuit and system-level analysis of noise in multi-bit phase-change memory
【24h】

Device, circuit and system-level analysis of noise in multi-bit phase-change memory

机译:设备,电路和系统级多位相变存储器中的噪声分析

获取原文

摘要

We present a comprehensive investigation of noise in multi-bit phase-change memory (PCM). The impact of noise on data integrity was quantified with a combination of experiments and simulations. A prototype chip was fabricated to support our system-level analysis, which shows that a raw bit error rate of ∼10−4 is achievable at 3-bit/cell. At the circuit level, we identified the bit line capacitance and the voltage regulator noise as the critical elements determining the electronic readout circuit noise. In addition, device-level measurements showed that 80% of the total noise can be traced back to the fluctuations in the PCM cell current itself. Our analysis captures for the first time how these fluctuations ultimately limit the achievable bit error rate in future multi-level-cell (MLC) PCM chips.
机译:我们对多位相变存储器(PCM)中的噪声进行了全面的研究。噪声对数据完整性的影响通过实验和模拟相结合的方法进行了量化。制造了一个原型芯片来支持我们的系统级分析,该芯片表明在3位/单元的情况下,原始误码率约为10 -4 。在电路一级,我们将位线电容和稳压器噪声确定为决定电子读出电路噪声的关键因素。此外,器件级的测量表明,总噪声的80%可以追溯到PCM单元电流本身的波动。我们的分析首次捕获了这些波动最终如何限制未来的多级单元(MLC)PCM芯片中可实现的误码率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号