首页> 外文会议>2010 IEEE Region 10 Conference >A 2.5-Gb/s clock and data recovery circuit with ΔΣ-modulated fractional frequency compensation
【24h】

A 2.5-Gb/s clock and data recovery circuit with ΔΣ-modulated fractional frequency compensation

机译:具有ΔΣ调制的分数频率补偿的2.5Gb / s时钟和数据恢复电路

获取原文

摘要

A 2.5-Gb/s clock and data recovery (CDR) circuit is presented, which employs an oversampling technique to recovery the data and an offset-frequency calibrated technique to compensate the frequency error between input rate and output clock. The offset-frequency calibrated technique is based on the ΔΣ modulated phase-lock-loop topology that can calibration frequency offset ±200MHz. Simulated by 0.18-μm CMOS technology, the retimed clock and the recovery data have the jitter of 10.1 ps and 11.7 ps, respectively (peak-to-peak). It consumes power dissipation of 152 mW under a 1.8-V supply.
机译:提出了一个2.5 Gb / s时钟和数据恢复(CDR)电路,该电路采用过采样技术来恢复数据,并采用频偏校准技术来补偿输入速率和输出时钟之间的频率误差。失调频率校准技术基于ΔΣ调制锁相环拓扑结构,可以校准±200MHz的失调频率。通过0.18μmCMOS技术进行仿真,重定时的时钟和恢复数据的抖动分别为10.1 ps和11.7 ps(峰峰值)。在1.8V电源下,其功耗为152mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号