首页> 外文会议>2010 IEEE Electronics, Robotics and Automotive Mechanics Conference >Array Processors Designed with VHDL for Solution of Linear Equation Systems Implemented in a FPGA
【24h】

Array Processors Designed with VHDL for Solution of Linear Equation Systems Implemented in a FPGA

机译:用VHDL设计的阵列处理器,用于解决在FPGA中实现的线性方程组

获取原文

摘要

This paper presents a parallel array of processors implemented in a Field Programmable Gate Array (FPGA) for the solution of linear equation systems. The solution is performed using the division-free Gaussian elimination method. This algorithm was implemented in integrated processors in a FPGA Spartan 3 of Xilinx. A top-down design was used. The architecture modules were designed in VHDL language and simulated using the Model Sim 6.3f software. The proposed architecture can handle IEEE 754 single and double precision floating-point data and the architecture is implemented in 240 identical processors. Also, an algorithmic complexity of O(n^2) was obtained using a n^2 processor scheme that performs the solution of the linear equations.
机译:本文介绍了在现场可编程门阵列(FPGA)中实现的处理器的并行阵列,用于解决线性方程组。该解决方案使用无除数高斯消除方法执行。该算法是在Xilinx的FPGA Spartan 3中的集成处理器中实现的。使用了自上而下的设计。架构模块是用VHDL语言设计的,并使用Model Sim 6.3f软件进行了仿真。所提出的体系结构可以处理IEEE 754单精度和双精度浮点数据,并且该体系结构在240个相同的处理器中实现。此外,使用执行线性方程式求解的n ^ 2处理器方案,可以获得算法复杂度O(n ^ 2)。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号