首页> 外文会议>Proceedings of 2010 IEEE International Symposium on Circuits and Systems >A (256×256) pixel 76.7mW CMOS imager/ compressor based on real-time In-pixel compressive sensing
【24h】

A (256×256) pixel 76.7mW CMOS imager/ compressor based on real-time In-pixel compressive sensing

机译:基于实时像素内压缩感测的(256×256)像素76.7mW CMOS成像器/压缩器

获取原文

摘要

A CMOS imager is presented which has the ability to perform localized compressive sensing on-chip. In-pixel convolutions of the sensed image with measurement matrices are computed in real time, and a proposed programmable two-dimensional scrambling technique guarantees the randomness of the coefficients used in successive observation. A power and area-efficient implementation architecture is presented making use of a single ADC. A 256×256 imager has been developed as a test vehicle in a 0.18µm CIS technology. Using an 11-bit ADC, a SNR of 18.6dB with a compression factor of 3.3 is achieved after reconstruction. The total power consumption of the imager is simulated at 76.7mW from a 1.8V supply voltage.
机译:提出了一种具有在芯片上执行局部压缩感测的能力的CMOS成像器。实时计算具有测量矩阵的感测图像的像素内卷积,并且所提出的可编程二维加扰技术保证了在连续观察中使用的系数的随机性。提出了利用单个ADC的功率和面积高效的实现架构。 256×256成像仪已开发为采用0.18µm CIS技术的测试工具。使用11位ADC,重建后可实现SNR为18.6dB,压缩系数为3.3的情况。从1.8V供电电压模拟得出成像器的总功耗为76.7mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号