首页> 外文会议>International Conference on Advances in Computer Enterntainment Technology >On-Chip Test Infrastructure Design for Optimal Multi-Site Testing of System Chips
【24h】

On-Chip Test Infrastructure Design for Optimal Multi-Site Testing of System Chips

机译:片上测试基础设施设计,用于系统芯片的最佳多站点测试

获取原文

摘要

Multi-site testing is a popular and effective way to increase test throughput and reduce test costs. We present a test throughput model, in which we focus on wafer testing, and consider parameters like test time, index time, abort-on-fail, and contact yield. Conventional multi-site testing requires sufficient ATE resources, such as ATE channels, to allow to test multiple SOCs in parallel. In this paper, we design and optimize on-chip DfT, in order to maximize the test throughput for a given SOC and ATE. The on-chip DfT consists of an E-RPCT wrapper, and, for modular SOCs, module wrappers and TAMs. We present experimental results for a Philips SOC and several ITC'02 SOC Test Benchmarks.
机译:多站点测试是增加测试吞吐量和降低测试成本的流行且有效的方法。我们提出了一个测试吞吐量模型,其中我们专注于晶圆测试,并考虑了诸如测试时间,索引时间,失败中止和接触良率之类的参数。常规的多站点测试需要足够的ATE资源(例如ATE通道),以允许并行测试多个SOC。在本文中,我们设计和优化了片上DfT,以便在给定的SOC和ATE情况下最大化测试吞吐量。片上DfT由E-RPCT包装器组成,对于模块化SOC,则由模块包装器和TAM组成。我们介绍了飞利浦SOC和几个ITC'02 SOC测试基准的实验结果。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号