首页> 外文会议>1st workshop on modules and libraries for proof assistants 2009 >Efficient Modular Testing of SOCs Using Dual-Speed TAM Architectures
【24h】

Efficient Modular Testing of SOCs Using Dual-Speed TAM Architectures

机译:使用双速TAM架构的SOC的高效模块化测试

获取原文
获取外文期刊封面目录资料

摘要

The increasing complexity of system-on-chip (SOC) integrated circuits has spurred the development of versatile automatic test equipment (ATE) that can simultaneously drive different channels at different data rates. Examples of such ATEs include the Agilent 93000 series tester based on port scalability and the test processor-per-pin architecture, and the Tiger system from Teradyne. The number of tester channels with high data rates may be constrained in practice however due to ATE resource limitations, the power rating of the SOC, and scan frequency limits for the embedded cores. Therefore, we formulate the following optimization problem: given two available data rates for the tester channels, an SOC-level test access mechanism (TAM) width W, V (V W) channels that can transport test data at thehigher data rate, determine an SOC TAM architecture that minimizes the testing time. We present an efficient heuristic algorithm for TAM optimization that exploits port scalability of ATEs to reduce SOC testing time and test cost. We present experimental results on dual-speed TAM optimization for the ITC'2002 SOC test benchmarks.
机译:片上系统(SOC)集成电路的日益复杂性刺激了多功能自动测试设备(ATE)的发展,该设备可以以不同的数据速率同时驱动不同的通道。此类ATE的示例包括基于端口可扩展性和每针测试处理器的Agilent 93000系列测试仪,以及Teradyne的Tiger系统。在实践中,具有高数据速率的测试器通道的数量可能会受到限制,但是由于ATE资源限制,SOC的额定功率以及嵌入式内核的扫描频率限制而受到限制。因此,我们提出以下优化问题:给定测试仪通道的两个可用数据速率,可以以较高数据速率传输测试数据的SOC级测试访问机制(TAM)宽度W,V(V

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号