首页> 外文会议>ACM/IEEE International Symposium on Low Power Electronics and Design >Reducing wakeup latency and energy of MTCMOS circuits via keeper insertion
【24h】

Reducing wakeup latency and energy of MTCMOS circuits via keeper insertion

机译:通过保持器插入减少MTCMOS电路的唤醒延迟和能量

获取原文

摘要

A simple yet effective technique that aims at reducing the energy and latency overheads incurred during the wakeup period of MTCMOS circuits is presented in this paper. One or more high-Vth keepers are inserted in MTCMOS combinational logic to reduce the metastability time that causes excessive short circuit current during mode transition and to minimize spurious glitches at internal circuit nodes. Employing the proposed keeper insertion technique in a 16-bit MTCMOS adder, up to 17.5% average wakeup energy and 54.6% wakeup latency reductions are achieved with negligible runtime power and latency overheads, while maintaining the standby energy efficiency of the original MTCMOS design.
机译:本文提出了一种简单有效的技术,旨在减少MTCMOS电路唤醒期间的能耗和等待时间开销。将一个或多个高Vth保持器插入MTCMOS组合逻辑中,以减少亚稳态时间,该时间会导致模式转换期间产生过多的短路电流,并最大程度地减少内部电路节点的虚假毛刺。在16位MTCMOS加法器中采用建议的保持器插入技术,在保持原始MTCMOS设计的待机能耗效率的同时,可以将运行唤醒功率和等待时间开销忽略不计,实现平均唤醒能量降低17.5%和唤醒延迟减少54.6%的目标。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号