首页> 外文会议>ACM/IEEE International Symposium on Low Power Electronics and Design >An expected-utility based approach to variation aware VLSI optimization under scarce information
【24h】

An expected-utility based approach to variation aware VLSI optimization under scarce information

机译:在稀缺信息下基于预期效用的VLSI优化感知方法

获取原文

摘要

In this research, we propose a novel approach for simultaneous optimization of power, crosstalk noise and delay via gate sizing, in the presence of scarce information about the distribution of the variations. The methodology uses the concepts of utility theory and risk minimization to identify a deterministic equivalent model of the stochastic problem, ensuring high levels of expected utilities of constraints, and significant speedup in the optimization process for large circuits. A comparative study with an existing gate sizing methodology shows that our method is multi-fold faster as well as comparable in terms of the optimization.
机译:在这项研究中,我们提出了一种新颖的方法,可在不存在有关变化分布的稀缺信息的情况下,通过门的尺寸同时优化功率,串扰噪声和延迟。该方法使用效用理论和最小化风险的概念来确定随机问题的确定性等效模型,从而确保较高水平的约束期望效用,并大大加快了大型电路的优化过程。与现有的浇口定径方法进行的比较研究表明,我们的方法速度快了好几倍,并且在优化方面具有可比性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号