首页> 外文会议>ACM/IEEE International Symposium on Low Power Electronics and Design >Clock gating for power optimization in ASIC design cycle theory practice
【24h】

Clock gating for power optimization in ASIC design cycle theory practice

机译:ASIC设计周期理论与实践中用于功率优化的时钟门控

获取原文

摘要

In this tutorial we present a comprehensive analysis of the available clock gate (CG) optimization approaches with re-cent innovations available in EDA tools as they have developed in time. Based on these approaches, we propose an integrated and additive design methodology spanning the backend design space. We show that over 30% power savings in dynamic power can be achieved through this methodology subject to application scenarios of the design.
机译:在本教程中,我们将对可用的时钟门(CG)优化方法进行全面分析,并结合EDA工具的最新开发成果进行及时开发。基于这些方法,我们提出了一种跨后端设计空间的集成和加性设计方法。我们表明,根据设计的应用场景,通过这种方法可以节省动态功率超过30%的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号