首页> 外文会议>Test Symposium, 2006. ETS '06. Eleventh IEEE European >On-Chip Time Measurement Architecture with Femtosecond Timing Resolution
【24h】

On-Chip Time Measurement Architecture with Femtosecond Timing Resolution

机译:飞秒计时分辨率的片上时间测量架构

获取原文

摘要

This paper presents a new on-chip time measurement architecture which is based on the Timeto- Digital Conversion (TDC) method that is capable of achieving a timing resolution of tens of femtoseconds without the use of external automatic test equipment (ATE). This is the highest temporal resolution that has been reported to-date and is achieved by the use of the homodyne technique. The proposed architecture has been designed using a 0.12ìm CMOS process and simulation results based on foundry transistor models indicates that it is possible to achieve a timing resolution of 40 fs. The time measurement architecture is standalone and occupies a small silicon area, 150ìm by 180ìm, making it attractive for high resolution on-chip time measurement.
机译:本文提出了一种新的基于时间数字转换(TDC)方法的片上时间测量架构,该架构无需使用外部自动测试设备(ATE)就可以实现数十飞秒的时序分辨率。这是迄今为止已报道的最高时间分辨率,是通过使用零差技术实现的。所建议的体系结构是使用0.12μmCMOS工艺设计的,基于铸造晶体管模型的仿真结果表明,可以实现40 fs的时序分辨率。时间测量架构是独立的,占用的硅面积很小,为150μmx180μm,这使其对高分辨率的片上时间测量具有吸引力。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号