【24h】

Investigation of on-chip PLL irregularities under stress conditions - case study

机译:应力条件下片上PLL不规则现象的研究-案例研究

获取原文

摘要

In modern high performance VLSI design, on-chip phase locked loop (PLL) performance degradation due to intensive core switching activities is becoming an influential factor. Under certain borderline conditions, the PLL may become unstable. The analysis herein describes PLL irregularities under marginal mode, frequency and voltage conditions combined with intensive core operations. After lengthy analysis that included step-by-step elimination of all noise sources, the cause of instability was explained by coupling between a voltage spike on core power supply line and the internal control signal of the voltage controlled oscillator of the PLL through the chip substrate. The solution to the problem was suggested by changing the PLL dynamic characteristics. Through this investigation we studied the noise crosstalk issue in mixed mode (analog and digital) systems and also the PLL dynamics under stress conditions, which demonstrates the complexity of PLL analysis in a system-on-chip environment.
机译:在现代高性能VLSI设计中,由于密集的内核交换活动而导致的片上锁相环(PLL)性能下降已成为影响因素。在某些临界条件下,PLL可能会变得不稳定。本文的分析描述了边缘模式,频率和电压条件下与密集内核操作相结合时的PLL不规则性。经过冗长的分析(包括逐步消除所有噪声源),通过芯电源线上的电压尖峰与通过芯片基板的PLL压控振荡器的内部控制信号之间的耦合来解释了不稳定的原因。通过更改PLL动态特性,提出了解决该问题的方法。通过这项研究,我们研究了混合模式(模拟和数字)系统中的噪声串扰问题,以及应力条件下的PLL动态,这证明了片上系统环境中PLL分析的复杂性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号