首页> 外文会议>Test Symposium, 2002. (ATS '02). Proceedings of the 11th Asian >An evolutionary strategy to design an on-chip test pattern generator without prohibited pattern set (PPS)
【24h】

An evolutionary strategy to design an on-chip test pattern generator without prohibited pattern set (PPS)

机译:设计无禁止模式集(PPS)的片上测试模式生成器的演进策略

获取原文

摘要

This paper reports the design of an on-chip Test Pattern Generator (TPG) for VLSI circuits that avoids generation of a given Prohibited Pattern Set (PPS). The design ensures desired pseudo-random quality of the test patterns generated while ensuring fault coverage close to the figures achieved with a typical Pseudo Random Pattern Generator (PRPG) designed around maximal length LFSR/CA. The theoretical framework of CA has provided the foundation of this work. A GA based evolution scheme is employed to achieve the desired TPG developed over the theory of cellular automata.
机译:本文报告了用于VLSI电路的片上测试模式发生器(TPG)的设计,该设计避免了生成给定的禁止模式集(PPS)。该设计确保了所生成测试模式的理想伪随机质量,同时确保故障覆盖率接近使用围绕最大长度LFSR / CA设计的典型伪随机模式生成器(PRPG)所获得的数字。 CA的理论框架为这项工作奠定了基础。采用基于GA的进化方案来实现根据细胞自动机理论开发的所需TPG。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号